

## **United International University**

Department of CSE
CSE 313: Computer Architecture
Final Examination
Fall 2021

Time: 2 Hours Full Marks: 40

[Any examinee found adopting unfair means will be expelled from the trimester / program as per UIU disciplinary rules.]

[N.B.: Answer all the questions. Assume any data if it is not mentioned explicitly.]

| 1. | a) Modify the block diagram for single-cycle datapath so that it can execute the following instruction "sa". Note that, this instruction saves the address(2000) onto the PC register if the source register(\$s1) is greater than the source register(\$s2). sa \$s1,\$s2, 2000  Also write down the control unit values for this instruction.          |                                                                                                                |                                                          |                |                                       |                                        | [5] |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------|---------------------------------------|----------------------------------------|-----|
|    | b) Modify the block diagram for a single-cycle data path and write down the control unit values for the following instruction "str". The job of the given instruction is to store to the destination register(\$t0). It compares the two source registers (\$s0 &\$s1) and if they are equal it stores '0' otherwise it stores '1'. str \$t0, \$s0, \$s1 |                                                                                                                |                                                          |                |                                       |                                        |     |
| 2. | a) Consider a processor that goes through the following <b>six stages</b> to implement the "lw" instruction that you have studied in class. The time for each stage (in ps) is also shown in the table.                                                                                                                                                  |                                                                                                                |                                                          |                |                                       |                                        |     |
|    | IF                                                                                                                                                                                                                                                                                                                                                       | ID                                                                                                             | RR(Register                                              | EXE (ALU       | MEM                                   | <b>WB</b> (Register                    |     |
|    | (Instruction<br>Fetch)                                                                                                                                                                                                                                                                                                                                   | (Instruction Decode)                                                                                           | Read)                                                    | Execution)     | (Memory<br>Access)                    | Write Back)                            |     |
|    |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                |                                                          |                |                                       |                                        |     |
|    | 200                                                                                                                                                                                                                                                                                                                                                      | 50                                                                                                             | 75                                                       | 175            | 200                                   | 100                                    |     |
|    | a) State the clo                                                                                                                                                                                                                                                                                                                                         | ock cycle time (7<br>e of T <sub>c,</sub> calculate                                                            | Γ <sub>c</sub> ) <b>for the sing</b><br>e the total time | le cycle imple | 200<br>ementation of<br>e following i | of such a processor.                   |     |
|    | a) State the clouding the value execute (Given 0).                                                                                                                                                                                                                                                                                                       | ock cycle time ( $^{-1}$ e of $T_{c_i}$ calculate that, initially, the                                         | Γ <sub>c</sub> ) <b>for the sing</b><br>e the total time | le cycle imple | 200<br>ementation of<br>e following i | of such a processor.<br>nstructions to |     |
|    | a) State the cloudsing the value execute (Given 0).                                                                                                                                                                                                                                                                                                      | ock cycle time (7 e of $T_c$ , calculate 1 that, initially, to 0, \$0, exit                                    | Γ <sub>c</sub> ) <b>for the sing</b><br>e the total time | le cycle imple | 200<br>ementation of<br>e following i | of such a processor.<br>nstructions to |     |
|    | a) State the clouding the value execute (Given 0).  loop: beq \$s add \$s                                                                                                                                                                                                                                                                                | ock cycle time (7 e of $T_c$ , calculate a that, initially, to $0$ , $0$ , $0$ , $0$ , $0$ , $0$ , $0$ , $0$ , | Γ <sub>c</sub> ) <b>for the sing</b><br>e the total time | le cycle imple | 200<br>ementation of<br>e following i | of such a processor.<br>nstructions to |     |
|    | a) State the cloudsing the value execute (Given 0).  loop: beq \$s add \$s addi \$s.                                                                                                                                                                                                                                                                     | ock cycle time (7 e of $T_c$ , calculate 1 that, initially, to 0, \$0, exit                                    | Γ <sub>c</sub> ) <b>for the sing</b><br>e the total time | le cycle imple | 200<br>ementation of<br>e following i | of such a processor.<br>nstructions to |     |
|    | a) State the clouding the value execute (Given 0).  loop: beq \$s add \$s                                                                                                                                                                                                                                                                                | ock cycle time (7 e of $T_c$ , calculate a that, initially, to $0$ , $0$ , $0$ , $0$ , $0$ , $0$ , $0$ , $0$ , | Γ <sub>c</sub> ) <b>for the sing</b><br>e the total time | le cycle imple | 200<br>ementation of<br>e following i | of such a processor.<br>nstructions to |     |

|    | b) Suppose you have now implemented <b>basic pipelining</b> in this processor. Consider the following piece of code.                                                                                                                                                                                                                                                                                 | [5] |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|    | add \$s0, \$s0, \$t1                                                                                                                                                                                                                                                                                                                                                                                 |     |
|    | sub \$s0, \$s0, \$t2                                                                                                                                                                                                                                                                                                                                                                                 |     |
|    | lw \$s1, 20(\$t3)                                                                                                                                                                                                                                                                                                                                                                                    |     |
|    | add \$s2, \$s1, \$s0                                                                                                                                                                                                                                                                                                                                                                                 |     |
|    | A friend of yours explains the following about the execution time of this code:                                                                                                                                                                                                                                                                                                                      |     |
|    | "The clock cycle time of the pipelined processor will be 50 ps, since this is the minimum time taken by any individual stage. The first instruction will require six clock cycles, and every following instruction will require one additional cycle. The total number of clock cycles will therefore be $6 + 1 + 1 + 1 = 9$ . The execution time of this code will therefore be $9 * 50 = 450$ ps." |     |
|    | You are worried your friend may not pass their final examination. Explain why your friend is wrong. In your answer, clearly mention the reasons that your friend is wrong, along with the correct values of the clock cycle time of the processor, the number of clock cycles required for the given code to execute, and the total time taken for this code. Include a timing diagram/s as well.    |     |
|    | c) Suppose you have now implemented <b>bypassing</b> in your pipelined processor. State and explain the modified time required for the code in part (b) to execute. You should include a timing diagram in your answer.                                                                                                                                                                              | [3] |
|    | d) Explain how the execution time of the code in (b) can be improved <b>further</b> after bypassing has been implemented.                                                                                                                                                                                                                                                                            | [2] |
| 3. | <ul> <li>a) Consider a cache memory of size 4KB and block size having 4 words (1 word = 4 bytes).</li> <li>Determine the miss rate if the following bytes are addressed sequentially.</li> <li>1, 2, 10, 4097, 4098, 15</li> </ul>                                                                                                                                                                   | [5] |
|    | b) If we <b>change the block size</b> in Q3(a) to <b>8 words</b> , find out the miss rate for similar memory address access. Find out the miss rate.                                                                                                                                                                                                                                                 | [5] |
|    | c) Compare the miss rate in Q3(a) & Q3(b) and explain the <b>principle of locality</b> .                                                                                                                                                                                                                                                                                                             | [3] |
|    | d) If the block size in <b>16 words</b> then find the actual size of the cache in unit of bit.                                                                                                                                                                                                                                                                                                       | [2] |
|    |                                                                                                                                                                                                                                                                                                                                                                                                      |     |